Low-power and high-speed shift-based multiplier for error tolerant applications

Loading...
Thumbnail Image

Date

Journal Title

Journal ISSN

Volume Title

Publisher

Elsevier B.V.

Abstract

We propose a new multiplier design that fulfills the need for low-power circuit blocks used in error-tolerant applications on energy-constrained devices. The design trades accuracy for higher speed, lower energy consumption, and lower transistor count. The average relative error of an N-bit multiplier is modeled as a function of N and saturates at a constant (around 17%) as the multiplier width increases. An 8-bit implementation simulated in HSPICE achieved almost 90% energy savings for a random sample of operands as compared to a conventional parallel multiplier. The design is flexible whereby simple variations to the circuit structure lead to a perfectly accurate multiplier. Tests performed on multimedia applications such as JPEG compression showed a promising outcome. © 2017 Elsevier B.V.

Description

Keywords

Error model, Error-tolerant applications, Integrated circuits, Low power, Multiplier, Pass transistor logic, Shift-and-add, Energy utilization, Errors, Flexible electronics, Image compression, Spice, Error tolerant, Pass-transistor logic, Low power electronics

Citation

Endorsement

Review

Supplemented By

Referenced By